2018-02-11 23:44:12 -05:00
|
|
|
// Copyright 2018 yuzu Emulator Project
|
|
|
|
// Licensed under GPLv2 or any later version
|
|
|
|
// Refer to the license.txt file included.
|
|
|
|
|
|
|
|
#pragma once
|
|
|
|
|
|
|
|
#include <memory>
|
|
|
|
#include <unordered_map>
|
2018-03-18 05:17:10 -04:00
|
|
|
#include <vector>
|
2018-02-11 23:44:12 -05:00
|
|
|
#include "common/common_types.h"
|
2018-03-23 14:58:27 -04:00
|
|
|
#include "core/hle/service/nvflinger/buffer_queue.h"
|
2018-02-11 23:44:12 -05:00
|
|
|
#include "video_core/memory_manager.h"
|
|
|
|
|
2018-08-03 12:55:58 -04:00
|
|
|
namespace VideoCore {
|
|
|
|
class RasterizerInterface;
|
|
|
|
}
|
|
|
|
|
2018-02-11 23:44:12 -05:00
|
|
|
namespace Tegra {
|
|
|
|
|
2018-03-24 00:45:24 -04:00
|
|
|
enum class RenderTargetFormat : u32 {
|
2018-03-25 17:57:53 -04:00
|
|
|
NONE = 0x0,
|
2018-06-05 22:07:40 -04:00
|
|
|
RGBA32_FLOAT = 0xC0,
|
2018-06-30 15:23:13 -04:00
|
|
|
RGBA32_UINT = 0xC2,
|
2018-04-15 20:41:02 -04:00
|
|
|
RGBA16_FLOAT = 0xCA,
|
2018-07-23 19:10:00 -04:00
|
|
|
RG32_FLOAT = 0xCB,
|
2018-07-23 16:56:52 -04:00
|
|
|
BGRA8_UNORM = 0xCF,
|
2018-04-15 20:41:02 -04:00
|
|
|
RGB10_A2_UNORM = 0xD1,
|
2018-03-22 17:40:11 -04:00
|
|
|
RGBA8_UNORM = 0xD5,
|
2018-04-15 20:41:02 -04:00
|
|
|
RGBA8_SRGB = 0xD6,
|
2018-07-25 20:01:29 -04:00
|
|
|
RG16_UNORM = 0xDA,
|
|
|
|
RG16_SNORM = 0xDB,
|
|
|
|
RG16_SINT = 0xDC,
|
|
|
|
RG16_UINT = 0xDD,
|
|
|
|
RG16_FLOAT = 0xDE,
|
2018-06-05 22:57:16 -04:00
|
|
|
R11G11B10_FLOAT = 0xE0,
|
2018-08-01 09:31:42 -04:00
|
|
|
R32_FLOAT = 0xE5,
|
2018-08-08 01:22:48 -04:00
|
|
|
B5G6R5_UNORM = 0xE8,
|
2018-07-26 00:19:15 -04:00
|
|
|
R16_FLOAT = 0xF2,
|
2018-07-24 17:47:50 -04:00
|
|
|
R8_UNORM = 0xF3,
|
2018-03-22 17:40:11 -04:00
|
|
|
};
|
|
|
|
|
2018-07-02 13:42:04 -04:00
|
|
|
enum class DepthFormat : u32 {
|
|
|
|
Z32_FLOAT = 0xA,
|
|
|
|
Z16_UNORM = 0x13,
|
|
|
|
S8_Z24_UNORM = 0x14,
|
|
|
|
Z24_X8_UNORM = 0x15,
|
|
|
|
Z24_S8_UNORM = 0x16,
|
|
|
|
Z24_C8_UNORM = 0x18,
|
2018-07-24 21:41:40 -04:00
|
|
|
Z32_S8_X24_FLOAT = 0x19,
|
2018-07-02 13:42:04 -04:00
|
|
|
};
|
|
|
|
|
2018-04-24 22:57:10 -04:00
|
|
|
/// Returns the number of bytes per pixel of each rendertarget format.
|
|
|
|
u32 RenderTargetBytesPerPixel(RenderTargetFormat format);
|
|
|
|
|
2018-03-22 16:19:35 -04:00
|
|
|
class DebugContext;
|
|
|
|
|
2018-03-22 21:04:30 -04:00
|
|
|
/**
|
|
|
|
* Struct describing framebuffer configuration
|
|
|
|
*/
|
|
|
|
struct FramebufferConfig {
|
|
|
|
enum class PixelFormat : u32 {
|
|
|
|
ABGR8 = 1,
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Returns the number of bytes per pixel.
|
|
|
|
*/
|
|
|
|
static u32 BytesPerPixel(PixelFormat format) {
|
|
|
|
switch (format) {
|
|
|
|
case PixelFormat::ABGR8:
|
|
|
|
return 4;
|
|
|
|
}
|
|
|
|
|
|
|
|
UNREACHABLE();
|
|
|
|
}
|
|
|
|
|
|
|
|
VAddr address;
|
|
|
|
u32 offset;
|
|
|
|
u32 width;
|
|
|
|
u32 height;
|
|
|
|
u32 stride;
|
|
|
|
PixelFormat pixel_format;
|
2018-03-23 14:58:27 -04:00
|
|
|
|
|
|
|
using TransformFlags = Service::NVFlinger::BufferQueue::BufferTransformFlags;
|
|
|
|
TransformFlags transform_flags;
|
2018-07-17 20:11:41 -04:00
|
|
|
MathUtil::Rectangle<int> crop_rect;
|
2018-03-22 21:04:30 -04:00
|
|
|
};
|
|
|
|
|
2018-03-18 16:15:05 -04:00
|
|
|
namespace Engines {
|
|
|
|
class Fermi2D;
|
|
|
|
class Maxwell3D;
|
|
|
|
class MaxwellCompute;
|
2018-06-10 18:02:33 -04:00
|
|
|
class MaxwellDMA;
|
2018-03-18 16:15:05 -04:00
|
|
|
} // namespace Engines
|
|
|
|
|
2018-02-11 23:44:12 -05:00
|
|
|
enum class EngineID {
|
|
|
|
FERMI_TWOD_A = 0x902D, // 2D Engine
|
|
|
|
MAXWELL_B = 0xB197, // 3D Engine
|
|
|
|
MAXWELL_COMPUTE_B = 0xB1C0,
|
|
|
|
KEPLER_INLINE_TO_MEMORY_B = 0xA140,
|
|
|
|
MAXWELL_DMA_COPY_A = 0xB0B5,
|
|
|
|
};
|
|
|
|
|
|
|
|
class GPU final {
|
|
|
|
public:
|
2018-08-03 12:55:58 -04:00
|
|
|
explicit GPU(VideoCore::RasterizerInterface& rasterizer);
|
2018-03-18 16:15:05 -04:00
|
|
|
~GPU();
|
2018-02-11 23:44:12 -05:00
|
|
|
|
|
|
|
/// Processes a command list stored at the specified address in GPU memory.
|
|
|
|
void ProcessCommandList(GPUVAddr address, u32 size);
|
|
|
|
|
2018-07-20 18:31:36 -04:00
|
|
|
/// Returns a const reference to the Maxwell3D GPU engine.
|
|
|
|
const Engines::Maxwell3D& Maxwell3D() const;
|
|
|
|
|
2018-03-22 16:19:35 -04:00
|
|
|
/// Returns a reference to the Maxwell3D GPU engine.
|
2018-07-20 18:31:36 -04:00
|
|
|
Engines::Maxwell3D& Maxwell3D();
|
2018-03-22 16:19:35 -04:00
|
|
|
|
2018-02-11 23:44:12 -05:00
|
|
|
std::unique_ptr<MemoryManager> memory_manager;
|
|
|
|
|
|
|
|
private:
|
|
|
|
/// Writes a single register in the engine bound to the specified subchannel
|
2018-03-18 05:17:10 -04:00
|
|
|
void WriteReg(u32 method, u32 subchannel, u32 value, u32 remaining_params);
|
2018-02-11 23:44:12 -05:00
|
|
|
|
|
|
|
/// Mapping of command subchannels to their bound engine ids.
|
|
|
|
std::unordered_map<u32, EngineID> bound_engines;
|
|
|
|
|
|
|
|
/// 3D engine
|
|
|
|
std::unique_ptr<Engines::Maxwell3D> maxwell_3d;
|
|
|
|
/// 2D engine
|
|
|
|
std::unique_ptr<Engines::Fermi2D> fermi_2d;
|
|
|
|
/// Compute engine
|
|
|
|
std::unique_ptr<Engines::MaxwellCompute> maxwell_compute;
|
2018-06-10 18:02:33 -04:00
|
|
|
/// DMA engine
|
|
|
|
std::unique_ptr<Engines::MaxwellDMA> maxwell_dma;
|
2018-02-11 23:44:12 -05:00
|
|
|
};
|
|
|
|
|
|
|
|
} // namespace Tegra
|